# TOSHIBA # TC5117400BSJ/BST-60/70 **PRELIMINARY** # **4,194,304 WORD X 4 BIT DYNAMIC RAM** ### **Description** The TC5117400BSJ/BST is the new generation dynamic RAM organized 4,194,304 word by 4 bits. The TC5117400BSJ/BST utilizes Toshiba's CMOS silicon gate process technology as well as advanced circuit techniques to provide wide operating margins, both internally and to the system user. Multiplexed address inputs permit the TC5117400BSJ/BST to be packaged in a 26/24 pin plastic SOJ (300mil), and 26/24 pin plastic TSOP (300mil). The package size provides high system bit densities and is compatible with widely available automated testing and insertion equipment. System oriented features include single power supply of 5V± 10% tolerance, direct interfacing capability with high performance logic families such as Schottky TTL. #### **Features** - 4,194,304 word by 4 bit organization - Fast access time and cycle time - Single power supply of 5V± 10% with a built-in V<sub>BB</sub> generator - Low Power - 605mW MAX. Operating - (TC5117400BSJ/BST-60) - 523mW MAX. Operating - (TC5117400BSJ/BST-70) - 5.5mW MAX. Standby - Outputs unlatched at cycle end allows twodimensional chip selection - Common I/O capability using "EARLY WRITE" operation - Read-Modify-Write, CAS before RAS refresh, RAS-only refresh, Hidden refresh, Fast Page Mode and Test Mode capability - All inputs and outputs TTL compatible - 2048 refresh cycles/32ms - Package TC5117400BSJ: SOJ26-P-300C TC5117400BST: TSOP26-P-300D #### **Key Parameters** | | ITEM | TC5117400BSJ/BST | | | | | |------------------|-------------------------------|------------------|-------|--|--|--| | | TTEM | | -70 | | | | | t <sub>RAC</sub> | RAS Access Time | 60ns | 70ns | | | | | t <sub>AA</sub> | Column Address<br>Access Time | 30ns | 35ns | | | | | t <sub>CAC</sub> | CAS Access Time | 15ns | 20ns | | | | | t <sub>RC</sub> | Cycle Time | 110ns | 130ns | | | | | t <sub>PC</sub> | Fast Page Mode<br>Cycle Time | 40ns | 45ns | | | | This technical data may be controlled under U.S. Export Administration Regulations and may be subject to the approval of the U.S. Department of Commerce prior to export. Any export or re-export, directly or indirectly, in contravention of the U.S. Export Administration Regulations is strictly prohibited. <sup>2.</sup> LIFE SUPPORT POLICY Toshiba products described in this document are not authorized for use as critical components in life support systems without the written consent of the appropriate officer of Toshiba America, Inc. Life support systems are either systems intended for surgical implant in the body or systems which sustain life. A critical component in any component of a life support system whose failure to perform may cause a malfunction of the life support system, or may affect its safety or effectiveness. <sup>3.</sup> The information in this document has been carefully checked and is believed to be reliable; however no responsibility can be assumed for inaccuracies that may not have been caught. All information in this data book is subject to change without prior notice. Furthermore, Toshiba cannot assume responsibility for the use of any license under the patent rights of Toshiba or any third parties. #### **Pin Name** | A0 ~ A10 | Address Inputs | |-----------------|-----------------------| | RAS | Row Address Strobe | | CAS | Column Address Strobe | | WE | Write Enable | | ŌĒ | Output Enable | | I/O1~I/O4 | Data Input/Output | | V <sub>CC</sub> | Power (+5V) | | V <sub>SS</sub> | Ground | ## **Pin Connection (Top View)** ## **Block Diagram** ## **Absolute Maximum Ratings** | ITEM | SYMBOL | RATING | UNIT | NOTE | |------------------------------|---------------------|---------------------------|------|------| | Input Voltage | V <sub>IN</sub> | -0.5~V <sub>CC</sub> +0.5 | V | 1 | | Output Voltage | V <sub>OUT</sub> | -0.5~V <sub>CC</sub> +0.5 | V | 1 | | Power Supply Voltage | V <sub>CC</sub> | -0.5~7.0 | V | 1 | | Operating Temperature | T <sub>OPR</sub> | 0~70 | °C | 1 | | Storage Temperature | T <sub>STG</sub> | -55~150 | °C | 1 | | Soldering Temperature (10s) | T <sub>SOLDER</sub> | 260 | °C | 1 | | Power Dissipation | P <sub>D</sub> | 900 | mW | 1 | | Short Circuit Output Current | I <sub>OUT</sub> | 50 | mA | 1 | # Recommended DC Operating Conditions (Ta = 0 ~ 70°C) | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | NOTE | |-----------------|----------------------|--------|------|------------------------|------|------| | V <sub>CC</sub> | Power Supply Voltage | 4.5 | 5.0 | 5.5 | V | 2 | | V <sub>IH</sub> | Input High Voltage | 2.4 | - | V <sub>CC</sub> + 0.5* | V | 2 | | V <sub>IL</sub> | Input Low Voltage | -0.5** | - | 0.8 | V | 2 | $<sup>^*</sup>V_{CC}$ + 2.0V at pulse width $\leq$ 20ns (pulse width is measured at V\_CC). $^{**}$ -2.0V at pulse width $\leq$ 20ns (pulse width is measured at V\_SS). # DC Electrical Characteristics (V<sub>CC</sub> = 5V $\pm$ 10%, Ta = 0 ~ 70°C) | SYMBOL | PARAMETER | | | MAX | UNIT | NOTE | |------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|------| | | OPERATING CURRENT | TC5117400BSJ/BST-60 | - | 110 | | 3,4 | | lcc <sub>1</sub> | Average Power Supply Operating Current (RAS, CAS, Address Cycling: t <sub>RC</sub> =t <sub>RC</sub> MIN) | TC5117400BSJ/BST-70 | - | 95 | mA | 5 | | lcc2 | STANDBY CURRENT Power Supply Standby Current (RAS=CAS=V <sub>IH</sub> ) | | _ | 2 | mA | | | | RAS ONLY REFRESH CURRENT TC5117400BSJ/BST-60 | | - | 110 | | | | Іссз | Average Power Supply Current, RAS Only Mode (RAS Cycling, CAS=V <sub>IH</sub> : t <sub>RC</sub> =t <sub>RC</sub> MIN.) | TC5117400BSJ/BST-70 | - | 95 | mA | 3, 5 | | | FAST PAGE MODE CURRENT | TC5117400BSJ/BST-60 | - | 70 | | 3,4 | | lcc4 | Average Power Supply Current, Fast Page Mode $(\overline{RAS} = V_{IL}, \overline{CAS}, Address Cycling: t_{PC} = t_{PC} MIN.)$ | TC5117400BSJ/BST-70 | - | 60 | mA | 5 | | lcc5 | STANDBY CURRENT Power Supply Standby Current (RAS=CAS=V <sub>CC</sub> -0.2V) | | _ | 1 | mA | | | | CAS BEFORE RAS REFRESH CURRENT | TC5117400BSJ/BST-60 | - | 110 | | | | Icc6 | Average Power Supply Current, CAS Before RAS Mode (RAS, CAS, Cycling: t <sub>RC</sub> =t <sub>RC</sub> MIN.) | TC5117400BSJ/BST70 | - | 95 | mA | 3, 5 | | lı (L) | INPUT LEAKAGE CURRENT Input Leakage Current, any input (0V <v<sub>IN<v<sub>CC, All Other Pins Not Under Test=0V)</v<sub></v<sub> | | -10 | 10 | μА | | | lo (L) | OUTPUT LEAKAGE CURRENT<br>(D <sub>OUT</sub> is disabled, (0V≤V <sub>OUT</sub> <v<sub>CC)</v<sub> | | -10 | 10 | μΑ | | | V <sub>OH</sub> | OUTPUT LEVEL Output "H" Level Voltage (I <sub>OUT</sub> =-5mA) | | 2.4 | - | V | | | V <sub>OL</sub> | OUTPUT LEVEL Output "L" Level Voltage (I <sub>OUT</sub> =4.2mA) | | - | 0.4 | V | | # Electrical Characteristics and Recommended AC Operating Conditions ( $V_{CC}$ = 5V $\pm$ 10%, Ta = 0~70°C) (Notes 6,7,8) | | | | TC511740 | OBSJ/B | ST | UNIT | NOTES | |-------------------|---------------------------------------------------|-----|----------|--------|---------|------|-------------| | SYMBOL | PARAMETER | | -60 | | -70 | | | | | | MIN | MAX. | MIN | MAX | | | | t <sub>RC</sub> | Random Read or Write Cycle Time | 110 | - | 130 | - | ns | | | t <sub>RMW</sub> | Read-Modify-Write Cycle | 155 | - | 180 | - | ns | | | t <sub>PC</sub> | Fast Page Mode Cycle Time | 40 | - | 45 | - | ns | | | t <sub>PRMW</sub> | Fast Page Mode Read-Modify-Write Cycle Time | 85 | - | 95 | - | ns | | | t <sub>RAC</sub> | Access Time from RAS | - | 60 | - | 70 | ns | 9,14,<br>15 | | t <sub>CAC</sub> | Access Time from CAS | - | 15 | - | 20 | ns | 9,14 | | t <sub>AA</sub> | Access Time from Column Address | - | 30 | - | 35 | ns | 9,15 | | t <sub>CPA</sub> | Access Time from CAS Precharge | - | 35 | - | 40 | - | 9 | | t <sub>CLZ</sub> | CAS to Output in Low-Z | 0 | - | 0 | - | ns | 9 | | t <sub>OFF</sub> | Output Buffer Turn-off Delay | 0 | 15 | 0 | 15 | ns | 10 | | t <sub>T</sub> | Transition Time (Rise and Fall) | 3 | 50 | 3 | 50 | ns | 8 | | t <sub>RP</sub> | RAS Precharge Time | 40 | - | 50 | - | ns | | | t <sub>RAS</sub> | RAS Pulse Width | 60 | 10,000 | 70 | 10,000 | ns | | | t <sub>RASP</sub> | RAS Pulse Width (Fast Page Mode) | 60 | 200,000 | 70 | 200,000 | ns | | | t <sub>RSH</sub> | RAS Hold Time | 15 | - | 20 | - | ns | | | t <sub>RHCP</sub> | RAS Hold Time from CAS Precharge (Fast Page Mode) | 35 | - | 40 | - | ns | | | t <sub>CSH</sub> | CAS Hold Time | 60 | - | 70 | - | ns | | | t <sub>CAS</sub> | CAS Pulse Width | 15 | 10,000 | 20 | 10,000 | ns | | | t <sub>RCD</sub> | RAS to CAS Delay Time | 20 | 45 | 20 | 50 | ns | 14 | | t <sub>RAD</sub> | RAS to Column Address Delay Time | 15 | 30 | 15 | 35 | ns | 15 | | t <sub>CRP</sub> | CAS to RAS Precharge Time | 5 | - | 5 | | ns | | | t <sub>CP</sub> | CAS Precharge Time | 10 | - | 10 | - | ns | | | t <sub>ASR</sub> | Row Address Set-Up Time | 0 | - | 0 | - | ns | | | t <sub>RAH</sub> | Row Address Hold Time | 10 | - | 10 | - | ns | | | t <sub>ASC</sub> | Column Address Set-Up Time | 0 | - | 0 | - | ns | | | t <sub>CAH</sub> | Column Address Hold Time | 10 | - | 15 | - | ns | | | t <sub>RAL</sub> | Column Address to RAS Lead Time | 30 | - | 35 | - | ns | | | t <sub>RCS</sub> | Read Command Set-Up Time | 0 | - | 0 | - | ns | | | t <sub>RCH</sub> | Read Command Hold Time | 0 | - | 0 | - | ns | 11 | | t <sub>RRH</sub> | Read Command Hold Time referenced to RAS | 0 | - | 0 | - | ns | 11 | # **Electrical Characteristics and Recommended AC Operating Conditions (Cont)** | | PARAMETER | | TC511740 | | | | | |-------------------|-------------------------------------------------------|-----|----------|-----|-----|------|-------| | SYMBOL | | - | 60 | - | 70 | UNIT | NOTES | | | | MIN | MAX. | MIN | MAX | - | | | t <sub>WCH</sub> | Write Command Hold Time | 10 | - | 15 | - | ns | | | t <sub>WP</sub> | Write Command Pulse Width | 10 | - | 15 | - | ns | | | t <sub>RWL</sub> | Write Command to RAS Lead Time | 15 | - | 20 | - | ns | | | t <sub>CWL</sub> | Write Command to CAS Lead Time | 15 | - | 20 | - | ns | | | t <sub>DS</sub> | Data Set-Up Time | 0 | - | 0 | - | ns | 12 | | t <sub>DH</sub> | Data Hold Time | 10 | - | 15 | - | ns | 12 | | t <sub>REF</sub> | Refresh Period | - | 32 | - | 32 | ms | | | t <sub>WCS</sub> | Write Command Set-Up Time | 0 | - | 0 | - | ns | 13 | | t <sub>CWD</sub> | CAS to WE Delay Time | 40 | - | 45 | - | ns | 13 | | t <sub>RWD</sub> | RAS to WE Delay Time | 85 | - | 95 | - | ns | 13 | | t <sub>AWD</sub> | Column Address to WE Delay Time | 55 | - | 60 | - | ns | 13 | | t <sub>CPWD</sub> | CAS Precharge to WE Delay Time | 60 | - | 65 | - | ns | 13 | | t <sub>CSR</sub> | CAS Set-Up Time<br>(CAS before RAS Cycle) | 5 | - | 5 | - | ns | | | t <sub>CHR</sub> | CAS Hold Time<br>(CAS before RAS Cycle) | 10 | - | 15 | - | ns | | | t <sub>RPC</sub> | RAS to CAS Precharge Time | 5 | - | 5 | - | ns | | | t <sub>CPT</sub> | CAS Precharge Time (CAS before RAS Counter Test Cycle | 20 | - | 30 | - | ns | | | t <sub>ROH</sub> | RAS Hold Time referenced to OE | 10 | - | 10 | - | ns | | | t <sub>OEA</sub> | OE Access Time | - | 15 | - | 20 | ns | | | t <sub>OED</sub> | OE to Data Delay | 15 | - | 15 | - | ns | | | t <sub>OEZ</sub> | Output buffer turn off Delay Time from OE | 0 | 15 | 0 | 15 | ns | 10 | | t <sub>OEH</sub> | OE Command Hold Time | 10 | - | 15 | - | ns | | | t <sub>ODS</sub> | Output Disable Setup Time | 0 | - | 0 | - | ns | | | t <sub>WTS</sub> | Write Command Set-up Time<br>(Test Mode In) | 10 | - | 10 | - | ns | | | t <sub>WTH</sub> | Write Command Hold Time<br>(Test Mode In) | 10 | - | 10 | - | ns | | | t <sub>WRP</sub> | WE to RAS Precharge Time (CAS before RAS Cycle) | 10 | - | 10 | - | ns | | | t <sub>WRH</sub> | WE to RAS Hold Time<br>(CAS before RAS Cycle) | 10 | - | 10 | - | ns | | # **Electrical Characteristics and Recommended AC Operating Conditions in the Test Mode** | | PARAMETER | | TC511740 | | NOTES | | | |-------------------|----------------------------------|-----|----------|-----|---------|-----|--------------| | SYMBOL | | | -60 | | | -70 | | | | | MIN | MAX. | MIN | MAX | | | | t <sub>RC</sub> | Random Read or Write Cycle Time | 115 | - | 135 | - | ns | | | t <sub>PC</sub> | Fast Page Mode Cycle Time | 45 | - | 50 | - | ns | | | t <sub>RAC</sub> | Access Time from RAS | - | 65 | - | 75 | ns | 9, 14,<br>15 | | t <sub>CAC</sub> | Access Time from CAS | - | 20 | - | 25 | ns | 9, 14 | | t <sub>AA</sub> | Access Time from Column Address | - | 35 | - | 40 | ns | 9, 15 | | t <sub>CPA</sub> | Access Time from CAS Precharge | - | 40 | - | 45 | ns | 9 | | t <sub>RAS</sub> | RAS Pulse Width | 65 | 10,000 | 75 | 10,000 | ns | | | t <sub>RASP</sub> | RAS Pulse Width (Fast Page Mode) | 65 | 200,000 | 75 | 200,000 | ns | | | t <sub>RSH</sub> | RAS Hold Time | 20 | - | 25 | - | ns | | | t <sub>CSH</sub> | CAS Hold Time | 65 | - | 75 | - | ns | | | t <sub>RHCP</sub> | CAS Precharge to RAS Hold | 40 | - | 45 | - | ns | | | t <sub>CAS</sub> | CAS Pulse Width | 20 | 10,000 | 25 | 10,000 | ns | | | t <sub>RAL</sub> | Column Address to RAS Lead Time | 35 | - | 40 | - | ns | | # Capacitance (V<sub>CC</sub> = 5V $\pm$ 10%, f = 1MHz, Ta = 0 $\sim$ 70°C) | SYMBOL | PARAMETER | MIN | MAX | UNIT | |-----------------|--------------------------------------|-----|-----|------| | C <sub>I1</sub> | Input Capacitance (A0~A10) | - | 5 | | | C <sub>I2</sub> | Input Capacitance (RAS, CAS, WE, OE) | - | 7 | ₽F | | Co | Input Capacitance (I/O1~I/O4) | - | 7 | | #### Notes: - 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. - 2. All voltages are referenced to V<sub>SS</sub>. - 3. I<sub>CC1</sub>, I<sub>CC3</sub>, I<sub>CC4</sub>, I<sub>CC6</sub> depend on cycle rate. - 4. I<sub>CC1</sub>, I<sub>CC4</sub> depend on output loading. Specified values are obtained with the output open. - 5. Address can be changed one or less while RAS=VIL. In case of ICC4, it can be changed once or less during a fast page mode cycle (tpc). - 6. An initial pause of 200µs is required after power-up followed by 8 $\overline{RAS}$ only refresh cycles before proper device operation is achieved. In case of using internal refresh counter, a minimum of 8 $\overline{CAS}$ before $\overline{RAS}$ refresh cycles instead of 8 $\overline{RAS}$ only refresh cycles are required. - 7. AC measurements assume t<sub>T</sub>=5ns. - 8. V<sub>IH</sub> (min.) and V<sub>IL</sub> (max.) are reference levels for measuring timing of input signals. Also, transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>. - 9. Measured with a load equivalent to 2 TTL loads and 100pF. - 10. t<sub>OFF</sub> (max.) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels. - 11. Either t<sub>BCH</sub> or t<sub>BBH</sub> must be satisfied for a read cycle. - 12. These parameters are referenced to CAS leading edge in early write cycles and to WE leading edge in Read-Modify-Write cycles. - 13. t<sub>WCS</sub>, t<sub>RWD</sub>, t<sub>CWD</sub>, t<sub>AWD</sub> and t<sub>CPWD</sub> are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If t<sub>WCS</sub> ≥t<sub>WCS</sub> (min.), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) through the entire cycle; If t<sub>RWD</sub>≥t<sub>RWD</sub> (min.), t<sub>CWD</sub>≥t<sub>CWD</sub> (min.), t<sub>AWD</sub>≥t<sub>AWD</sub> (min.) and t<sub>CPWD</sub>≥t<sub>CPWD</sub> (min.), (Fast Page Mode), the cycle is a Read-Modify-Write cycle and the data out will contain data read from the selected cell: If neither of the above sets of conditions are satisfied, the condition of the data out (at access time) is indeterminate. - 14. Operation within the t<sub>RCD</sub> (max.) limit insures that t<sub>RAC</sub> can be met. t<sub>RCD</sub> (max.) is specified as a reference point only: If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max.) limit, then access time is controlled by t<sub>CAC</sub>. - 15. Operation within the t<sub>RAD</sub> (max.) limit insures that t<sub>RAC</sub> (max.) can be met. t<sub>RAD</sub> (max.) is specified as a reference point only: If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max.) limit, then access time is controlled by t<sub>AA</sub>. # **Timing Waveforms** ## **Read Cycle** # Write Cycle (Early Write) # Write Cycle (OE Controlled Write) # **Read-Modify-Write Cycle** # **Fast Page Mode Read Cycle** # Fast Page Mode Write Cycle (Early Write) ## Fast Page Mode Read-Modify-Write Cycle : "H" or "L" # **RAS** Only Refresh Cycle # **CAS** Before **RAS** Refresh Cycle # **Hidden Refresh Cycle (Read)** Note: $D_{IN} = Hi-Z$ # **Hidden Refresh Cycle (Write)** Note: D<sub>OUT</sub> = Hi-Z **Outline Drawings (SOJ26-P-300C)** Unit in mm **Outline Drawings (TSOP26-P-300D)** Unit in mm # **Back to Memory**