# SIEMENS

## High-Level Serial Communications Controller (HSCC)

## SAB 82520 SAF 82520

| Type Ordering Code |              | Package        |
|--------------------|--------------|----------------|
| SAB 82520-C        | Q67100-H8830 | C-CIP-28       |
| SAB 82520-N        | Q67100-H8400 | PL-CC-28 (SMD) |
| SAB 82520-P        | Q67100-H8014 | P-DIP-28       |
| SAF 82520-C        | Q67100-H8325 | C-DIP-28       |
| SAF 82520-N        | Q67100-H8610 | PL-CC-28 (SMD) |
| SAF 82520-P        | Q67100-H8512 | P-DIP-28       |

SAB 82520, a High-level Serial Communications Controller (HSCC), has been designed to free the user from tasks occuring in communication via networks and trunk lines.

SAB 82520 is an X.25 LAPB/LAPD controller which, to a large degree performs communications procedures independently of CPU support.

A parallel processor bus constitutes the  $\mu$ C system. The communications interface is implemented by two full-duplex HDLC channels, which can be operated independently from one another. The HSCC is connected to the transmission line via additional line drivers or modems. External logic is cost-effective because clock recovery can be performed by an on-chip oscillator, DPLL circuits and a programmable baudrate generator.

#### Features

- Two independent HDLC channels
- Implementation of X.25 LAPB/LAPD protocol
- Programmable timeout and retry conditions
- FIFO buffers for efficient transfer of data packets
- Digital phase-locked loop for each channel
- Baudrate generator and oscillator
- Different modes for clock recovery and data encoding
- High-speed data rate (up to 4 MHz)
- Supports bus configuration by collision resolution
- Telecom-specific features programmable
- 8-bit parallel μP interface
- Advanced CMOS technology
- Low power consumption; active: 25 mW at 4 MHz standby: 3 mW
- SAB 82520: operating temperature 0 to 70°C
- SAF 82520: operating temperature -40 to 85 °C

#### Logic Symbol



P-DIP; C-DIP 28 AD 3 AD 4 AD 5 27 AD 2 2 AD 6 26 🗌 AD 1 3 AD 7 25 4 RTSA 24 RD 5 TWR CTSA/CXDA 23 6 22 RXDA 7 RXCLKA TXDA 21 8 RXCLKB TxDB 20 9 RXDB TXCLK A 19 10 TxCLKB CTSB/CxDB 11 18 ٦cs RTSB 12 17 RES 13 16 ALE **INT**  $V_{\rm SS}$ 15 14

PL-CC



Siemens Components, Inc.

**Pin Configurations** 

(top view)

## Pin Definitions and Functions

| Pin No.                                  | Symbol                                               | Input (I)<br>Output (O)                              | Functions                                                                                                                                                                                                                                                                                                                                                                     |
|------------------------------------------|------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25<br>26<br>27<br>28<br>1<br>2<br>3<br>4 | AD0<br>AD1<br>AD2<br>AD3<br>AD4<br>AD5<br>AD6<br>AD7 | I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O | Address Data Bus The multiplexed address data bus transfers data and commands between the $\mu P$ system and the HSCC.                                                                                                                                                                                                                                                        |
| 5<br>12                                  | RTSA<br>RTSB                                         | 0<br>0                                               | <b>Request to Send</b><br>When the RTS bit in MODE is set, the RTS signal goes<br>low. When the RTS bit is reset, the signal goes high<br>of the transmitter has finished and there is no further<br>request for a transmission. In a bus configuration,<br>RTS goes low during the actual transmission of a<br>frame shifted by a clock period, excluding collision<br>bits. |
| 6<br>11                                  | CTSA/C×DA<br>CTSB/C×DB                               | 1                                                    | <b>Clear to Send/Collision Data</b><br>A low on the inputs enables the respective transmitter.<br>If the transmitters are always enabled, $\overline{CTS}$ should be<br>connected to $V_{SS}$ . In a bus configuration the external<br>serial bus must be connected to the respective C x D<br>pin.                                                                           |
| 7<br>10                                  | R x DA<br>R x DB                                     | 1                                                    | <b>Receive Data</b><br>These lines receive serial data at standard TTL or<br>CMOS levels.                                                                                                                                                                                                                                                                                     |
| 8<br>9                                   | T x DA<br>T x DB                                     | 0<br>0                                               | <b>Transmit Data</b><br>These lines transmit serial data at standard TTL or<br>CMOS levels. They can be programmed as push-pull<br>or open-drain outputs.                                                                                                                                                                                                                     |
| 13                                       | RES                                                  | I                                                    | <b>RESET</b><br>A high on this input forces the HSCC into reset state.<br>The HSCC is in power-up mode during reset and in<br>power-down mode after reset. The minimum pulse<br>length is $1.8 \ \mu$ s.                                                                                                                                                                      |
| 14                                       | V <sub>ss</sub>                                      |                                                      | Ground (0 V)                                                                                                                                                                                                                                                                                                                                                                  |
| 15                                       | INT                                                  | 0                                                    | Interrupt Request<br>The signal is activated when the HSCC requests an<br>interrupt. It is an open-drain output.                                                                                                                                                                                                                                                              |

| Pin No.  | Symbol               | Input (I)<br>Output (O) | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|----------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16       | ALE                  | 1                       | Address Latch Enable<br>A high on this line indicates an address on the external<br>address data bus, selecting one of the HSCC internal<br>sources or destinations                                                                                                                                                                                                                                                                                                                                                     |
| 17       | CS                   | i                       | <b>Chip Select</b><br>A low on this signal selects the HSCC for a read/write operation.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 18<br>19 | T x CLKB<br>T x CLKA | I/O<br>I/O              | <b>Transmit Clock</b><br>These pins can be programmed in several different<br>modes of operation. T x CLK may supply the transmit<br>clock for the respective channel, a receive strobe<br>signal (T x CLKA) and a transmit strobe signal (T x CLKB)<br>or a frame synchronization signal (T x CLKA, clock<br>mode 5). Programmed as outputs, T x CLK supply the<br>transmit clock of the respective channel or a tristate<br>control signal, indicating the programmed transmit<br>time slot (T x CLKB, clock mode 5). |
| 20<br>21 | R x CLKB<br>R x CLKA |                         | <b>Receive Clock</b><br>These pins can be programmed in several different<br>modes of operation. In each channel R x CK may supply<br>the receive clock, the receive and transmit clock, the<br>clock for the baud rate generator or the clock for the<br>DPLL. They also can be programmed for use as a<br>crystal oscillator.                                                                                                                                                                                         |
| 22       | V <sub>DD</sub>      |                         | Power<br>+5 V power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 23       | WR                   | I                       | Write<br>This signal indicates a write operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 24       | RD                   | 1                       | <b>Read</b><br>This signal indicates a read operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

## Pin Definitions and Functions (cont'd)

### Applications

## Figure 1a

## **Point-to-Point Configuration**



## Figure 1b Point-to-Multipoint Configuration



### Figure 1c Multimaster Configuration



#### Description

In a point-to-multipoint or in a multimaster configuration the HSCC can be used as a central station (master) or a peripheral station. As a peripheral station the HSCC can initiate the transmission of data. An internal function block provides for collision avoidance, which may occur if several stations start the transmitting simultaneously.

Furthermore, in a special operating mode the HSCC can transmit or receive data packets in programmable time slots; this makes SAB 82520 especially suitable for applications in systems designed for packet switching. In this application in particular, the integrated collision-resolution mechanism provides optimal utilization of system-internal PCM paths.

#### Characteristics

A number of characteristics which distinguish the SAB 82520 from conventional lowlevel HDLC devices are described below.

#### Support of Layer-2 Functions by HSCC

"Low-level" HDLC devices usually support various of protocols. When applying the HDLC protocol mainly bit-oriented functions such as bit stuffing, CRC check, flag and address recognition are performed. SAB 82520 has been especially designed to support the ISO HDLC protocol. In addition to the bit-oriented functions, the device provides a high degree of procedural support and evaluates the layer-2 control field. The communications procedures are processed between the communications controllers and not between the processors. As a result procedure handshaking is no longer necessary. The processor is informed of the status of the procedure however. The dynamic load of the processor is thus largely reduced. To maintain cost effectiveness and flexibility, not all layer-2 functions have been implemented as hardware. Instead, functions such as connection setup/connection clear-down and error recovery in case of protocol errors are performed by the processor software.

#### **Operating Modes**

The distribution of functions between HSCC and CPU applies to the auto mode. As a prerequiste for this operating mode, the window size between transmitted and acknowledged frames has to be limited to 1. Alternatively, transparent modes can be applied, the data field as well as the layer-2 headers are forwarded directly to the CPU. The reception and transmission of messages is fully controlled by the CPU. This operating mode is selected when the component is used as a central station (master) or if the accepted distance between transmitted and received frames (window size) is larger than 1.

Furthermore, there is a possibility to bypass the receiver and to get access to the received data directly.

#### FIFO Buffers for Efficient Transfer of Data Packets

Another feature of the SAB 82520 can be seen in the buffers that are used for temporary storage of data packets which are transferred between the serial communication interface and the parallel system bus. Due to the overlapping input/output operation (dual-port behavior), the maximum length of the data packets is not limited by the buffer size. The dynamic load of the processor is reduced by transferring the data packets block by block.

One FIFO buffer with a total capacity of 64 bytes per direction and channel is divided into two memory pools of 32 bytes each. When a pool is filled (receive mode) or emptied (transmit mode) via the serial interface, the processor is prompted by interrupt to read or write this pool. Subsequently the second pool is filled or emptied. During this time the CPU can transfer the first block thereby ensuring availability of the pool. With a serial transfer rate of 1 Mbit/s the reaction time between the first prompting and data overflow with loss of data is 256  $\mu$ s. In addition, the transmit FIFO provides the flexibility for temporarily storing blocks of various lengths, which can be received in rapid succession. The FIFO will also store a data packet when a preceding short data packet stored in the memory has not yet been read by the processor.

The HSCC is especially suitable for cost-critical applications with single chip processors due to its memory organization and on-chip memory control.

Move string commands are available for high-performance applications where fast data rates at the communication interface and a high level of processor performance are required. The FIFO can then be addressed by the automatically incremented address.

#### Serial Interface

The serial interface provides two independent, high-performance communication interfaces. As already mentioned, the ISO HDLC layer-2 protocol is supported by the HSCC. In addition, layer-1 functions are provided by means of on-chip circuits. Eight different operating modes can be selected to clock the serial data stream.

- During the self-clocked operating mode, the transfer clock is recovered from the received data stream by means of an external crystal only. On-chip oscillator and DPLL circuits sample the received bit stream and adjust the clock edge to the center of the data bit.
- The bit stream is synchronized in the externally clocked operation mode by external clock signals. One the whole, 4 different clock signals separated by direction and channel, can be forwarded.

In addition to the data clock, an externally supplied strobe signal can be applied to determine the time period during which data is to be received or transmitted. Using another operating mode, a time slot (up to 64 bit) can be programmed for transmitting data and another time slot for receiving data. One time slot consists of eight clock cycles.

- With the point-to-multipoint configuration, comprising a central station (master) and several peripheral stations (slaves), data transmission can be initiated by a slave. If several stations (slaves) transmit data simultaneously, the bus is assigned to one station by a collision-resolution procedure implemented by the HSCC. The bus assignment functions in accordance with the principle applied with the ISDN S bus. Its collision-resolution procedure a sharing of priority among the slave stations.
- The maximum data rate of the externally clocked operating mode is 4 Mbits per second. In the self-clocked operating mode with an external reference clock or the crystal oscillator, the maximum clock rate is 12 MHz, the maximum data rate will be 750 kbit/s.

#### **Description of Block Diagram**

The chip contains a serial interface for two channels, including a DPLL and collision-detection block, a data-link controller and the FIFO buffers. The  $\mu$ P interface, including the status and command registers, is used for both channels. These functions are implemented in 2  $\mu$ m CMOS technology.

#### **Block Diagram**



#### **Absolute Maximum Ratings**

|                                                  |                        |                                  | Limit Values |                      |          |
|--------------------------------------------------|------------------------|----------------------------------|--------------|----------------------|----------|
| Parameter                                        |                        | Symbol                           | min.         | max.                 | Unit     |
| Storage temperature                              |                        | T <sub>stg</sub>                 | -65          | 125                  | °C       |
| Operating temperature:<br>Operating temperature: | SAB 82520<br>SAF 82520 | T <sub>A</sub><br>T <sub>A</sub> | 0<br>-40     | 70<br>85             | °C<br>°C |
| Voltage at any pin vs. ground                    | d                      | Vs                               | -0.4         | V <sub>CC</sub> +0.4 | V        |

#### **DC Characteristics**

SAB 82520:  $T_A = 0$  to 70 °C;  $V_{CC} = 5 V \pm 10\%$ ; GND = 0 V SAF 82520:  $T_A = -40$  to 85 °C;  $V_{CC} = 5 V \pm 5\%$ ; GND = 0 V

|                                                  |                                    | L                           | imit Value      | es                          |             |                                                                                                                    |
|--------------------------------------------------|------------------------------------|-----------------------------|-----------------|-----------------------------|-------------|--------------------------------------------------------------------------------------------------------------------|
| Parameter                                        | Symbol                             | min.                        | typ.            | max.                        | Unit        | Test Conditions                                                                                                    |
| L-input voltage<br>H-input voltage               | V <sub>IL</sub><br>V <sub>IH</sub> | V <sub>SS</sub> -0.4        |                 | 0.8<br>V <sub>CC</sub> +0.4 | V<br>V      |                                                                                                                    |
| L-output voltage<br>H-output voltage             | V <sub>OL</sub><br>V <sub>OH</sub> | 2.4<br>V <sub>CC</sub> -0.5 | V <sub>cc</sub> | 0.45                        | V<br>V<br>V | $I_{\rm OL} = 2 \text{ mA}$<br>$I_{\rm OH} = -400 \mu\text{A}$<br>$I_{\rm OH} = -100 \mu\text{A}$                  |
| Input leakage current<br>Output leakage current  | $I_{\rm IL}$<br>$I_{\rm OL}$       | -10<br>-10                  |                 | 10<br>10                    | μΑ<br>μΑ    | $V_{\rm IN} = V_{\rm CC} \text{ to } 0 \text{ V}$ $V_{\rm OUT} = V_{\rm CC} \text{ to } 0 \text{ V}$               |
| V <sub>CC</sub> supply current<br>p. d.<br>p. u. |                                    |                             | 0.5<br>5        | 1.8<br>7                    | mA<br>mA    | $V_{\rm CC} = 5 \text{ V},$<br>$C_{\rm P} = 4 \text{ MHz}$<br>Inputs at $V_{\rm SS}/V_{\rm CC}$<br>No output loads |

## Capacitance

 $T_{\rm A} = 25 \,^{\circ}{\rm C}; V_{\rm CC} = {\rm GND} = 0 \,{\rm V}$ 

| Parameter                                                |                  | Limit Values |      |      |      |
|----------------------------------------------------------|------------------|--------------|------|------|------|
|                                                          | Symbol           | min.         | typ. | max. | Unit |
| Input capacitance $f_{\rm C} = 1 \text{ MHz}$            | C <sub>IN</sub>  |              | 5    | 10   | pF   |
| Input/output capacitance                                 | C <sub>I/O</sub> |              | 10   | 20   | pF   |
| Output capacitance<br>unmeasured pins<br>returned to GND | C <sub>OUT</sub> |              | 8    | 15   | pF   |

## μP Interface Timing

## **Read Cycle**



#### **Read Cycle**

|                                                |                                    | Lin      | Limit Values |          |
|------------------------------------------------|------------------------------------|----------|--------------|----------|
| Parameter                                      | Symbol                             | min.     | max.         | Unit     |
| Address hold after ALE<br>Address to ALE setup | t <sub>LA</sub><br>t <sub>AL</sub> | 25<br>20 |              | ns<br>ns |
| Data delay from RD<br>RD pulse width           | t <sub>RD</sub><br>t <sub>RR</sub> | 110      | 110          | ns<br>ns |
| Output float delay                             | t <sub>DF</sub>                    |          | 25           | ns       |
| RD control interval                            | t <sub>RI</sub>                    | 60       |              | ns       |
| ALE pulse width                                | t <sub>AA</sub>                    | 50       |              | ns       |

## Write Cycle

|                     |                 |      | Limit Values |      |  |
|---------------------|-----------------|------|--------------|------|--|
| Parameter           | Symbol          | min. | max.         | Unit |  |
| WR pulse width      | t <sub>ww</sub> | 60   |              | ns   |  |
| Data setup to WR    | t <sub>DW</sub> | 30   |              | ns   |  |
| Data hold after WR  | t <sub>WD</sub> | 10   |              | ns   |  |
| WR control interval | t <sub>WI</sub> | 60   |              | ns   |  |

#### **Serial Interface Timing**



#### **AC Characteristics**

SAB 82520:  $T_A = 0$  to 70 °C;  $V_{CC} = 5 V \pm 10\%$ ; GND = 0 V SAF 82520:  $T_A = -40$  to 85 °C;  $V_{CC} = 5 V \pm 5\%$ ; GND = 0 V

|                         |                    | Lin  |      |      |
|-------------------------|--------------------|------|------|------|
| Parameter               | Symbol             | min. | max. | Unit |
| Receive data setup      | t <sub>RDS</sub>   | 0    |      | ns   |
| Receive data hold       | t <sub>RDH</sub>   | 30   |      | ns   |
| Collision data setup    | t <sub>CDS</sub>   | 0    |      | ns   |
| Collision data hold     | t <sub>CDH</sub>   | 30   |      | ns   |
| Transmit data delay     | t <sub>XDD</sub>   | 20   | 68   | ns   |
| Request to send delay 1 | t <sub>RTD 1</sub> | 30   | 130  | ns   |
| Request to send delay 2 | t <sub>RTD 2</sub> | 20   | 85   | ns   |
| Clock period            | t <sub>CP</sub>    | 240  |      | ns   |
| Clock period Low        | t <sub>CPL</sub>   | 90   |      | ns   |
| Clock period High       | t <sub>CPH</sub>   | 100  |      | ns   |



|                                                        |                                          | Lin      | Limit Values |          |  |
|--------------------------------------------------------|------------------------------------------|----------|--------------|----------|--|
| Parameter                                              | Symbol                                   | min.     | max.         | Unit     |  |
| Sync pulse delay                                       | t <sub>SD</sub>                          | 30       |              | ns       |  |
| Sync pulse setup                                       | t <sub>SS</sub>                          | 30       |              | ns       |  |
| Sync pulse width                                       | t <sub>SW</sub>                          | 40       |              | ns       |  |
| Time-slot control 2 delay<br>Time-slot control 1 delay | t <sub>TCD 2</sub><br>t <sub>RCD 1</sub> | 20<br>30 | 95<br>120    | ns<br>ns |  |

#### **Clock Mode 1**



| Parameter             |                  | Lir  |      |      |
|-----------------------|------------------|------|------|------|
|                       | Symbol           | min. | max. | Unit |
| Receive strobe delay  | t <sub>RSD</sub> | 30   |      | ns   |
| Receive strobe setup  | t <sub>RSS</sub> | 70   |      | ns   |
| Receive strobe hold   | t <sub>RSH</sub> | 30   |      | ns   |
| Transmit strobe delay | t <sub>XSD</sub> | 30   |      | ns   |
| Transmit strobe setup | t <sub>XSS</sub> | 90   |      | ns   |
| Transmit strobe hold  | t <sub>XSH</sub> | 30   |      | ns   |

#### AC Testing Input, Output Waveform

**AC Testing Load Circuit** 



#### AC Testing

Inputs are driven at 2.4 V for logic "1" and 0.45 V for logic "0". Timing measurements are made at 2.0 V for logic "1" and at 0.8 V for logic "0".